|
ad15c55a39
|
Cleanup AR subsystem headers
Builds / ExectOS (amd64) (push) Successful in 29s
Builds / ExectOS (i686) (push) Failing after 13s
|
2023-10-28 23:35:34 +02:00 |
|
|
358b20f1a1
|
Reorder routines
ci/woodpecker/push/build Pipeline was successful
|
2023-04-04 22:35:06 +02:00 |
|
|
e6b64b741a
|
Initialize thread context for i686
ci/woodpecker/push/build Pipeline was successful
|
2023-03-15 23:05:18 +01:00 |
|
|
3afbc7e419
|
Introduce SIMD save area in place of FN/FX and use anonymous union inside FX_SAVE_AREA structure
ci/woodpecker/push/build Pipeline was successful
|
2023-03-15 22:19:18 +01:00 |
|
|
a8fa702b05
|
Unify KSWITCH_FRAME naming with AMD64
ci/woodpecker/push/build Pipeline was successful
|
2023-03-15 19:15:31 +01:00 |
|
|
10ccf67e8e
|
Add missing forward declarations
ci/woodpecker/push/build Pipeline was successful
|
2023-03-14 22:50:32 +01:00 |
|
|
cec8a13e4c
|
Add context control flags and thread frames for i686 architecture
ci/woodpecker/push/build Pipeline was successful
|
2023-03-14 22:47:32 +01:00 |
|
|
70795ae57a
|
Add EFLAGS and THREAD_ENVIRONMENT_BLOCK for x86
ci/woodpecker/push/build Pipeline was successful
|
2023-03-05 18:11:57 +01:00 |
|
|
c5a9253ea8
|
Implement ArLoadLocalDescriptorTable() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-03-02 23:04:36 +01:00 |
|
|
870a6680b0
|
Add thread information block
ci/woodpecker/push/build Pipeline was successful
|
2023-03-01 00:14:06 +01:00 |
|
|
3d42fcc0f5
|
Add KSWITCH_FRAME definition for i686 architecture
ci/woodpecker/push/build Pipeline was successful
|
2023-03-01 00:03:20 +01:00 |
|
|
ef23acc3bc
|
Add Deferred Procedure Call (DPC) and processor power state related structures
ci/woodpecker/push/build Pipeline was successful
|
2023-02-27 19:58:47 +01:00 |
|
|
e41de62dab
|
Implement ArYieldProcessor() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-02-27 17:28:20 +01:00 |
|
|
c8428241dd
|
Add missing headers containing forward references of MM routines
ci/woodpecker/push/build Pipeline was successful
|
2023-02-20 22:22:32 +01:00 |
|
|
b1c2b209e3
|
Implement RtlGetStackLimits() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-02-15 20:12:58 +01:00 |
|
|
18a39f95bc
|
Add floating save area structure definitions
ci/woodpecker/push/build Pipeline was successful
|
2023-02-15 20:07:17 +01:00 |
|
|
2e790bd9b2
|
Add pages related macros and definitions
ci/woodpecker/push/build Pipeline was successful
|
2023-02-13 23:01:20 +01:00 |
|
|
e94cb2d3a7
|
Processor identification structures
ci/woodpecker/push/build Pipeline was successful
|
2023-02-10 17:14:12 +01:00 |
|
|
e645cf664c
|
Set process and thread information in processor control block
ci/woodpecker/push/build Pipeline was successful
|
2023-02-09 17:30:24 +01:00 |
|
|
9132c47cd9
|
Initial process and thread related structures
ci/woodpecker/push/build Pipeline failed
|
2023-02-08 23:40:58 +01:00 |
|
|
a32e18b237
|
Implement ArReadFSDualWord() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-02-07 23:19:22 +01:00 |
|
|
5eaf7d63a3
|
Initialize Page Attribute Table
ci/woodpecker/push/build Pipeline was successful
|
2023-02-05 00:14:34 +01:00 |
|
|
f37722b6e6
|
Distinguish ProcessorBlock and ProcessorControlBlock
ci/woodpecker/push/build Pipeline was successful
|
2023-02-03 19:28:03 +01:00 |
|
|
269214ed34
|
Another improvements to GDT
ci/woodpecker/push/build Pipeline was successful
|
2023-02-03 18:00:37 +01:00 |
|
|
dc1a94b982
|
This is 'Processor Block'
ci/woodpecker/push/build Pipeline was successful
|
2023-02-01 22:02:07 +01:00 |
|
|
21fbe6febe
|
Add IDT related definitions
ci/woodpecker/push/build Pipeline was successful
|
2023-02-01 20:14:10 +01:00 |
|
|
5bbda188c6
|
IDT access levels and gate types
ci/woodpecker/push/build Pipeline was successful
|
2023-02-01 00:51:13 +01:00 |
|
|
9a1e9b1084
|
Define TSS offsets
ci/woodpecker/push/build Pipeline was successful
|
2023-01-30 23:43:10 +01:00 |
|
|
a761d3125a
|
Architecture specific initialization prior to processor structures initialization
ci/woodpecker/push/build Pipeline was successful
|
2023-01-30 20:34:05 +01:00 |
|
|
6f068513cd
|
Initial processor block initialization
ci/woodpecker/push/build Pipeline was successful
|
2023-01-30 19:07:05 +01:00 |
|
|
ce4e590347
|
Add missing forward declaration of ArInitializeProcessor() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-01-29 00:57:06 +01:00 |
|
|
900e71459a
|
Add missing x86 descriptor sizes
ci/woodpecker/push/build Pipeline was successful
|
2023-01-29 00:54:36 +01:00 |
|
|
27e2fdf4f2
|
Introduce architecture library as new kernel subsystem and move selected routines into new subsystem
ci/woodpecker/push/build Pipeline was successful
|
2023-01-28 10:34:55 +01:00 |
|
|
e94e50b5d9
|
Implement HlLoadInterruptDescriptorTable() intrinsics for loading IDT
ci/woodpecker/push/build Pipeline was successful
|
2023-01-26 20:08:57 +01:00 |
|
|
3ad3149f80
|
Add descriptor structure definition
ci/woodpecker/push/build Pipeline was successful
|
2023-01-25 17:42:35 +01:00 |
|
|
bfc9db8b6d
|
Unify KGDTENTRY and KIDTENTRY between architectures as much as possible
ci/woodpecker/push/build Pipeline was successful
|
2023-01-25 17:35:03 +01:00 |
|
|
3ee759cc27
|
i686 Interrupt request levels definitions
ci/woodpecker/push/build Pipeline was successful
|
2023-01-25 17:18:27 +01:00 |
|
|
7bd67d6210
|
Add GDT and Segments related definitions for i686
ci/woodpecker/push/build Pipeline was successful
|
2023-01-25 17:13:24 +01:00 |
|
|
707dc37868
|
Fix type of Source parameter in HlLoadSegment() routine
ci/woodpecker/push/build Pipeline was successful
|
2023-01-24 23:08:48 +01:00 |
|
|
35aa514f95
|
Implement HlLoadSegment() intrinsics routine
ci/woodpecker/push/build Pipeline was successful
|
2023-01-24 19:27:18 +01:00 |
|
|
d3d8d144a0
|
Implement HlLoadGlobalDescriptorTable() intrinsic
ci/woodpecker/push/build Pipeline was successful
|
2023-01-23 20:13:51 +01:00 |
|
|
f20ab3e52e
|
Implement HlLoadTaskRegister() for loading TSS segment selector into task register
ci/woodpecker/push/build Pipeline was successful
|
2023-01-23 15:26:35 +01:00 |
|
|
fb60625abc
|
Add more intrinsic routines
ci/woodpecker/push/build Pipeline was successful
|
2023-01-13 22:32:45 +01:00 |
|
|
ca1d7ddfe8
|
Basic context, frames and exceptions definitions
ci/woodpecker/push/build Pipeline was successful
|
2023-01-07 23:36:50 +01:00 |
|
|
f74ba62f24
|
Add GDT, IDT and TSS related structures
ci/woodpecker/push/build Pipeline was successful
|
2023-01-07 13:33:16 +01:00 |
|
|
674e69da0e
|
Cleanup useless externals
ci/woodpecker/push/build Pipeline was successful
|
2023-01-05 23:38:58 +01:00 |
|
|
712de4e4e4
|
XTDK contains headers uniquely identified
ci/woodpecker/push/build Pipeline was successful
|
2023-01-05 23:28:43 +01:00 |
|
|
3250ad67aa
|
Rename header file
ci/woodpecker/push/build Pipeline was successful
|
2023-01-05 23:09:54 +01:00 |
|
|
3131aac7a9
|
Move serial ports I/O address to architecture specific header
ci/woodpecker/push/build Pipeline was successful
|
2023-01-05 15:58:36 +01:00 |
|
|
b7e5f1b5c1
|
Use CR constants instead of hardcoded values
ci/woodpecker/push/build Pipeline was successful
|
2023-01-04 16:33:28 +01:00 |
|